[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]

Re: [PATCH] xen/riscv: allow Xen to use SSTC while hiding it from guests


  • To: Oleksii Kurochko <oleksii.kurochko@xxxxxxxxx>
  • From: Jan Beulich <jbeulich@xxxxxxxx>
  • Date: Thu, 16 Apr 2026 18:07:47 +0200
  • Authentication-results: eu.smtp.expurgate.cloud; dkim=pass header.s=google header.d=suse.com header.i="@suse.com" header.h="Content-Transfer-Encoding:In-Reply-To:Autocrypt:From:Content-Language:References:Cc:To:Subject:User-Agent:MIME-Version:Date:Message-ID"
  • Autocrypt: addr=jbeulich@xxxxxxxx; keydata= xsDiBFk3nEQRBADAEaSw6zC/EJkiwGPXbWtPxl2xCdSoeepS07jW8UgcHNurfHvUzogEq5xk hu507c3BarVjyWCJOylMNR98Yd8VqD9UfmX0Hb8/BrA+Hl6/DB/eqGptrf4BSRwcZQM32aZK 7Pj2XbGWIUrZrd70x1eAP9QE3P79Y2oLrsCgbZJfEwCgvz9JjGmQqQkRiTVzlZVCJYcyGGsD /0tbFCzD2h20ahe8rC1gbb3K3qk+LpBtvjBu1RY9drYk0NymiGbJWZgab6t1jM7sk2vuf0Py O9Hf9XBmK0uE9IgMaiCpc32XV9oASz6UJebwkX+zF2jG5I1BfnO9g7KlotcA/v5ClMjgo6Gl MDY4HxoSRu3i1cqqSDtVlt+AOVBJBACrZcnHAUSuCXBPy0jOlBhxPqRWv6ND4c9PH1xjQ3NP nxJuMBS8rnNg22uyfAgmBKNLpLgAGVRMZGaGoJObGf72s6TeIqKJo/LtggAS9qAUiuKVnygo 3wjfkS9A3DRO+SpU7JqWdsveeIQyeyEJ/8PTowmSQLakF+3fote9ybzd880fSmFuIEJldWxp Y2ggPGpiZXVsaWNoQHN1c2UuY29tPsJgBBMRAgAgBQJZN5xEAhsDBgsJCAcDAgQVAggDBBYC AwECHgECF4AACgkQoDSui/t3IH4J+wCfQ5jHdEjCRHj23O/5ttg9r9OIruwAn3103WUITZee e7Sbg12UgcQ5lv7SzsFNBFk3nEQQCACCuTjCjFOUdi5Nm244F+78kLghRcin/awv+IrTcIWF hUpSs1Y91iQQ7KItirz5uwCPlwejSJDQJLIS+QtJHaXDXeV6NI0Uef1hP20+y8qydDiVkv6l IreXjTb7DvksRgJNvCkWtYnlS3mYvQ9NzS9PhyALWbXnH6sIJd2O9lKS1Mrfq+y0IXCP10eS FFGg+Av3IQeFatkJAyju0PPthyTqxSI4lZYuJVPknzgaeuJv/2NccrPvmeDg6Coe7ZIeQ8Yj t0ARxu2xytAkkLCel1Lz1WLmwLstV30g80nkgZf/wr+/BXJW/oIvRlonUkxv+IbBM3dX2OV8 AmRv1ySWPTP7AAMFB/9PQK/VtlNUJvg8GXj9ootzrteGfVZVVT4XBJkfwBcpC/XcPzldjv+3 HYudvpdNK3lLujXeA5fLOH+Z/G9WBc5pFVSMocI71I8bT8lIAzreg0WvkWg5V2WZsUMlnDL9 mpwIGFhlbM3gfDMs7MPMu8YQRFVdUvtSpaAs8OFfGQ0ia3LGZcjA6Ik2+xcqscEJzNH+qh8V m5jjp28yZgaqTaRbg3M/+MTbMpicpZuqF4rnB0AQD12/3BNWDR6bmh+EkYSMcEIpQmBM51qM EKYTQGybRCjpnKHGOxG0rfFY1085mBDZCH5Kx0cl0HVJuQKC+dV2ZY5AqjcKwAxpE75MLFkr wkkEGBECAAkFAlk3nEQCGwwACgkQoDSui/t3IH7nnwCfcJWUDUFKdCsBH/E5d+0ZnMQi+G0A nAuWpQkjM1ASeQwSHEeAWPgskBQL
  • Cc: Romain Caritey <Romain.Caritey@xxxxxxxxxxxxx>, Alistair Francis <alistair.francis@xxxxxxx>, Connor Davis <connojdavis@xxxxxxxxx>, Anthony PERARD <anthony.perard@xxxxxxxxxx>, Michal Orzel <michal.orzel@xxxxxxx>, Julien Grall <julien@xxxxxxx>, Roger Pau Monné <roger.pau@xxxxxxxxxx>, Stefano Stabellini <sstabellini@xxxxxxxxxx>, xen-devel@xxxxxxxxxxxxxxxxxxxx, Andrew Cooper <andrew.cooper3@xxxxxxxxxx>
  • Delivery-date: Thu, 16 Apr 2026 16:08:00 +0000
  • List-id: Xen developer discussion <xen-devel.lists.xenproject.org>

On 16.04.2026 17:49, Oleksii Kurochko wrote:
> 
> 
> On 4/16/26 5:45 PM, Jan Beulich wrote:
>> On 16.04.2026 17:37, Oleksii Kurochko wrote:
>>>
>>>
>>> On 4/16/26 9:50 AM, Jan Beulich wrote:
>>>> On 10.04.2026 19:41, Andrew Cooper wrote:
>>>>> On 10/04/2026 4:45 pm, Oleksii Kurochko wrote:
>>>>>> diff --git a/xen/arch/riscv/time.c b/xen/arch/riscv/time.c
>>>>>> index 7efa76fdbcb1..80f0e9ddae6a 100644
>>>>>> --- a/xen/arch/riscv/time.c
>>>>>> +++ b/xen/arch/riscv/time.c
>>>>>> @@ -91,4 +90,23 @@ void __init preinit_xen_time(void)
>>>>>>            panic("%s: ACPI isn't supported\n", __func__);
>>>>>>    
>>>>>>        boot_clock_cycles = get_cycles();
>>>>>> +
>>>>>> +    /* set_xen_timer must have been set by sbi_init() already */
>>>>>> +    ASSERT(set_xen_timer);
>>>>>> +
>>>>>> +    if ( riscv_isa_extension_available(NULL, RISCV_ISA_EXT_sstc) )
>>>>>> +    {
>>>>>> +        set_xen_timer = sstc_set_xen_timer;
>>>>>> +
>>>>>> +        /*
>>>>>> +         * A VS-timer interrupt becomes pending whenever the value of
>>>>>> +         * (time + htimedelta) is greater than or equal to vstimecmp 
>>>>>> CSR.
>>>>>> +         * Thereby to avoid spurious VS-timer irqs set vstimecmp CSR to
>>>>>> +         * ULONG_MAX.
>>>>>> +         */
>>>>>> +        csr_write(CSR_VSTIMECMP, ULONG_MAX);
>>>>>> +#ifdef CONFIG_RISCV_32
>>>>>> +        csr_write(CSR_VSTIMECMPH, ULONG_MAX);
>>>>>> +#endif
>>>>>
>>>>> You've got this pattern twice in this patch alone, and these aren't the
>>>>> only CSRs which are formed of pairs to get a 64bit value in 32bit mode.
>>>>>
>>>>> Sadly, the numbering isn't consistent for the high constant, but we can
>>>>> let the compiler do most of the hard work for us.
>>>>>
>>>>> #ifdef CONFIG_RISCV_32
>>>>> # define __csr_write32h(csr, val) csr_write(csr ## H, (val) >> 32)
>>>>> #else
>>>>> # define __csr_write32h(csr, val) (void)(csr, val)
>>>>
>>>> Just to mention: Since the comma is an operator here (not a lexical element
>>>> separating function arguments), more parenthesization may be needed for
>>>> Misra's sake.
>>>
>>> I will define it in the next way:
>>>
>>> # define __csr_write32h(csr, val) (void)((csr), (val))
>>
>> Actually, yet more parentheses are needed:
>>
>> # define __csr_write32h(csr, val) ((void)((csr), (val)))
> 
> It seems like (void) should be for (csr) and (val), so it should be:
> 
> # define __csr_write32h(csr, val) ((void)(csr), (void)(val))
> 
> Otherwise the following compilation error occurs.
> 
> ./arch/riscv/include/asm/csr.h:38:48: error: left-hand operand of comma 
> expression has no effect [-Werror=unused-value]
>     38 | # define __csr_write32h(csr, val) ((void)((csr), (val)))

I was indeed wondering, but I did assume Andrew had checked his suggestion.
Then again maybe it was only meant as an outline anyway.

Jan



 


Rackspace

Lists.xenproject.org is hosted with RackSpace, monitoring our
servers 24x7x365 and backed by RackSpace's Fanatical Support®.