[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] [Xen-devel] [PATCH v2 2/2] xen/arm: vgic-v3: Support 32-bit access for 64-bit registers
From: Julien Grall <julien.grall@xxxxxxxxxx> Based on 8.1.3 (IHI 0069A), unless stated otherwise, the 64-bit registers supports both 32-bit and 64-bits access. All the registers we properly emulate (i.e not RAZ/WI) supports 32-bit access. For RAZ/WI, it's also seems to be the case but I'm not 100% sure. Anyway, emulating 32-bit access for them doesn't hurt. Note that we would need some extra care when they will be implemented (for instance GICR_PROPBASER). Signed-off-by: Julien Grall <julien.grall@xxxxxxxxxx> --- v2: - export vgic_reg64_check_access() to be used later by vITS diff --git a/xen/arch/arm/vgic-v3.c b/xen/arch/arm/vgic-v3.c index 7ef7b16..daa510a 100644 --- a/xen/arch/arm/vgic-v3.c +++ b/xen/arch/arm/vgic-v3.c @@ -123,7 +123,7 @@ static int __vgic_v3_rdistr_rd_mmio_read(struct vcpu *v, mmio_info_t *info, { uint64_t typer, aff; - if ( dabt.size != DABT_DOUBLE_WORD ) goto bad_width; + if ( !vgic_reg64_check_access(dabt) ) goto bad_width; /* TBD: Update processor id in [23:8] when ITS support is added */ aff = (MPIDR_AFFINITY_LEVEL(v->arch.vmpidr, 3) << 56 | MPIDR_AFFINITY_LEVEL(v->arch.vmpidr, 2) << 48 | @@ -209,7 +209,7 @@ bad_width: return 0; read_as_zero_64: - if ( dabt.size != DABT_DOUBLE_WORD ) goto bad_width; + if ( !vgic_reg64_check_access(dabt) ) goto bad_width; *r = 0; return 1; @@ -286,7 +286,7 @@ bad_width: return 0; write_ignore_64: - if ( dabt.size != DABT_DOUBLE_WORD ) goto bad_width; + if ( vgic_reg64_check_access(dabt) ) goto bad_width; return 1; write_ignore_32: @@ -774,7 +774,7 @@ static int vgic_v3_distr_mmio_read(struct vcpu *v, mmio_info_t *info) { uint64_t irouter; - if ( dabt.size != DABT_DOUBLE_WORD ) goto bad_width; + if ( !vgic_reg64_check_access(dabt) ) goto bad_width; rank = vgic_rank_offset(v, 64, gicd_reg - GICD_IROUTER, DABT_DOUBLE_WORD); if ( rank == NULL ) goto read_as_zero; @@ -850,7 +850,7 @@ bad_width: return 0; read_as_zero_64: - if ( dabt.size != DABT_DOUBLE_WORD ) goto bad_width; + if ( vgic_reg64_check_access(dabt) ) goto bad_width; *r = 0; return 1; @@ -935,7 +935,7 @@ static int vgic_v3_distr_mmio_write(struct vcpu *v, mmio_info_t *info) /* SGI/PPI is RES0 */ goto write_ignore_64; case GICD_IROUTER32 ... GICD_IROUTERN: - if ( dabt.size != DABT_DOUBLE_WORD ) goto bad_width; + if ( !vgic_reg64_check_access(dabt) ) goto bad_width; rank = vgic_rank_offset(v, 64, gicd_reg - GICD_IROUTER, DABT_DOUBLE_WORD); if ( rank == NULL ) goto write_ignore; @@ -1016,7 +1016,7 @@ write_ignore_32: return 1; write_ignore_64: - if ( dabt.size != DABT_DOUBLE_WORD ) goto bad_width; + if ( vgic_reg64_check_access(dabt) ) goto bad_width; return 1; write_ignore: diff --git a/xen/include/asm-arm/vgic.h b/xen/include/asm-arm/vgic.h index af1fa17..62d24b6 100644 --- a/xen/include/asm-arm/vgic.h +++ b/xen/include/asm-arm/vgic.h @@ -199,6 +199,15 @@ static inline uint64_t vgic_reg_mask(enum dabt_size size) * Note that the alignment fault will always be taken in the guest * (see B3.12.7 DDI0406.b). */ +static inline bool vgic_reg64_check_access(struct hsr_dabt dabt) +{ + /* + * 64 bits registers can be accessible using 32-bit and 64-bit unless + * stated otherwise (See 8.1.3 ARM IHI 0069A). + */ + return ( dabt.size == DABT_DOUBLE_WORD || dabt.size == DABT_WORD ); +} + static inline register_t vgic_reg_read(uint64_t reg, unsigned int offset, enum dabt_size size) -- 1.7.9.5 _______________________________________________ Xen-devel mailing list Xen-devel@xxxxxxxxxxxxx http://lists.xen.org/xen-devel
|
Lists.xenproject.org is hosted with RackSpace, monitoring our |